Published April 1976 | Version Published
Book Section - Chapter Open

A two's complement pipeline multiplier

Abstract

A serial-data pipeline multiplier was designed and implemented in p-channel silicon-gate MOS. It uses a radix-4 Booth algorithm for two's complement compatibility. The circuit is modular, and is configured to multiply one data word by two coefficient words simultaneously.

Additional Information

© 1976 IEEE. The authors wish to thank R. F. Jurgens, R. T. Maaumoto, and G. A. Morris for their assistance; Intel Corp. for fabrication of the circuits; and in particular R. F. Lyon for his invaluable contributions during the butial phase of this work.

Attached Files

Published - 01169990.pdf

Files

01169990.pdf

Files (266.2 kB)

Name Size Download all
md5:80618eaa64470822cf6c07208e3eb0ca
266.2 kB Preview Download

Additional details

Identifiers

Eprint ID
53905
Resolver ID
CaltechAUTHORS:20150120-163927542

Funding

Intel Corporation

Dates

Created
2015-01-21
Created from EPrint's datestamp field
Updated
2021-11-10
Created from EPrint's last_modified field