The General Interconnect Problem of Integrated Circuits
- Creators
- Ngai, John Y.
Abstract
This thesis is concerned with the interconnection problem of custom integrated circuits. It may be broadly defined as the transformation of circuit description represented by the notion of modules together with the circuit connectivity requirements, into wiring patterns which implement the required connectivities. Conventional approaches to its solution are presented. Issues such as partition to placement and routing and various layout optimization tradeoffs are discussed. A detail hierarchical routing model with timing considerations that extends naturally to multiple conducting layer environment is presented. Several of the implications of this extension are also discussed. The rest of this thesis deals with an experiment with the stepping approach to routing as an alternative to the conventional cellular approach empahasing simplicity rather than optimization. Algorithms for routing signals and power developed for the stepping router are presented. An implementation of this approach by the author together with some test examples and their results are also described, This thesis concludes with a few suggestions for further research work in this area which the author considers very important from the experience gained during the work on this thesis.
Additional Information
Also published as author's Masters thesis.Attached Files
Accepted Version - 5143_TR_84.pdf
Files
Name | Size | Download all |
---|---|---|
md5:a72f6f08342dad02370efe7e62773d5b
|
5.3 MB | Preview Download |
Additional details
- Eprint ID
- 26970
- Resolver ID
- CaltechCSTR:1984.5143-tr-84
- Created
-
2002-07-25Created from EPrint's datestamp field
- Updated
-
2020-01-31Created from EPrint's last_modified field
- Caltech groups
- Computer Science Technical Reports
- Series Name
- Computer Science Technical Reports
- Series Volume or Issue Number
- 1984.5143